## ISLAMIC UNIVERSITY OF TECHNOLOGY (IUT)

ORGANISATION OF ISLAMIC COOPERATION (OIC)
Department of Computer Science and Engineering (CSE)

SEMESTER FINAL EXAMINATION DURATION: 3 HOURS

WINTER SEMESTER, 2022-2023 FULL MARKS: 150

## **CSE 4305: Computer Organization and Architecture**

Answer all 6 (six) questions. Figures in the right margin indicate full marks of questions whereas corresponding CO and PO are written within parentheses.

a) Suppose, you have a memory system where the cache size is 8 bytes and each block holds 1 byte of data. A program of 7 instructions is loaded into the main memory for execution and the sequence of reference to the memory addresses are 0x52A → 0xB53 → 0x619 → 0xAB3 → 0x52A → 0xB53 → 0x619

Table 1: Cache table for Question 1.a)

| Index | Valid bit | Tag | Data | Hit/Miss |  |
|-------|-----------|-----|------|----------|--|
|       | 0         |     |      |          |  |
|       | 0         | 3   |      |          |  |
|       | :         | ;   | : 1  | :        |  |
|       | 1         | :   | 1 =  | :        |  |
|       | 0         |     |      |          |  |

For each memory reference, show the index, valid bit, tag, and whether it was a hit or a
miss. Draw the final table after the execution of all instructions.

ii. Calculate the hit ratio and miss ratio from the given scenario.

b) How do caches take advantage of spatial locality? Explain with an example.

(PO2)

(CO3)

15

(CO3) (PO1)

(CO1)

(PO1)

2. Registers x10, x11, x12, x13, x14, and x15 contain values 20, 8, 5, 6, 3, and 19, respectively. The machine code of an instruction 0x00C5F7B3 is stored at memory address 450. The current value of the Program Counter (PC) is also 450.

Table 2: Data for Question 2.

| 7       |     |     | 3   | 7  | op      |     |
|---------|-----|-----|-----|----|---------|-----|
| 0000000 | rs2 | rs1 | 000 | rd | 0110011 | ADD |
| 0100000 | rs2 | rs1 | 000 | rd | 0110011 | SUB |
| 0000000 | rs2 | rs1 | 001 | rd | 0110011 | SLL |
| 0000000 | rs2 | rsl | 100 | rd | 0110011 | XOR |
| 0000000 | rs2 | rs1 | 111 | rd | 0110011 | AND |
| 0000000 | rs2 | rsl | 110 | rd | 0110011 | OR  |
| 0000000 | rs2 | rsl | 101 | rd | 0110011 | SRL |
| 0100000 | rs2 | rs1 | 101 | rd | 0110011 | SRA |

a) Convert the machine code into its corresponding RISC-V assembly code.

(CO3)

(PO1)

25

- b) Considering the given instruction (0x00C5F7B3), answer the following questions:
  - i. Identify all the datapath elements required to execute this instruction.
  - ii. Write down all the inputs and outputs of the datapath elements for this instruction.
  - iii. How many multiplexers will be needed for this instruction? What are the input options for these multiplexers and which of these inputs will be chosen for this instruction?
- a) Registers x6, x7, x8, x9, and x10 contain the values 13, 9, 5, 7, and 3, respectively. The CPU architecture is shown in Figure 1



Figure 1: CPU architecture for Question 3.a)

- i. Design the datapath that will be active only for the execution of the particular instruction "beq x8, x10, 0x3C".
- ii. Show all the bit values of the control lines including the zero output.

Table 3: Data for Question 3.b)

| ALUOP Funct7 field ALUOpl ALUOp0 I[31] I[30] I[29] I[28] I[27] I[26] I[25] |          |         |         |         |         | Funct3 field |         | eld    | Operation |         |         |         |
|----------------------------------------------------------------------------|----------|---------|---------|---------|---------|--------------|---------|--------|-----------|---------|---------|---------|
| ALC                                                                        | AT TIO-0 | YT 21 T | T[ 20 ] | T[ 29 ] | TI 28 1 | II 27 1      | II 26 ] | I 25 ] | I[14]     | I[ 13 ] | I[ 12 ] | Орогина |
| ALUOPI                                                                     | ALUUDU   | 1[ 21 ] | 1[ 30 ] | 1 27 ]  | 1 1 1 1 | 0            | 0       | 0      | 0         | 1       | 0       | ld      |
| 0                                                                          | 0        | .0      | 0       | 0       | 0       | 0            | 0       | 0      | 0         | 0       | 0       | beq     |
| 0                                                                          | 1        | 0       | 0       | 0       | 0       | 0            | 0       | 0      | 0         | 0       | 0       | sub     |
| 1                                                                          | 0        | 0       | 1       | 0       | 0       | 0            | 0       | 0      | -0        | 0       | U       |         |
|                                                                            | 0        | 0       | 0       | 0       | 0       | 0            | 0       | 0      | 1         | 1       | 1       | and     |
| 1                                                                          | 0        | 0       | 0       | 0       | 0       | 0            | 0       | 0      | 1         | 1       | 0       | or      |

- b) i. What do you understand by don't care terms?
  - ii. With an explanation, identify the don't care terms from Table 3.

(CO1)

10 (CO4)

(PO3)

(CO3) (PO2)

3+ 7+4

(CO3)

(PO2)

(PO1)

(CO3)

(PO2

 a) A company has 2 computers to perform the required operations. Computer X has a processor that has a simple single-cycle implementation where as computer Y has a pipelining technique implemented.

Table 4: Stage time for Question 4.a)

| IF    | ID   |       | MEM   |      |
|-------|------|-------|-------|------|
| 180ps | 75ps | 300ps | 210ps | 75ps |

- i. Assume that the two computers use RISC-V architecture. The time taken for the 5 stages 12 of the pipelined system in computer Y are given in Table 4. If a program with 135,000 (CO2) instructions is executed on both computers, how much faster will be computer Y than (PO1) computer X? ii. What are the advantages of computer Y over computer X in terms of their processor 5 (CO1) implementation? (PO1) b) How are the control bits passed along for each instruction in a pipelined system? Draw figures to show the implementation. Explain the reason for such an implementation. (CO2) (PO2) 8 a) Can we connect the I/O devices directly to the system bus? Justify your answer. 5. (CO1) (PO1) b) Suppose your program has to take 5 inputs from the user for an array. Which method of data 12 transfer will be the most suitable to achieve the best performance? Justify your answer. (CO2) (PO2) 5 c) Write a short note on the SRAM technology. (CO1) (PO1) 5 d) What is the purpose of adding the control unit to the processor? (CO1) (PO1)
- The instructions shown in Code Snippet 1 are executed sequentially on a RISC-V system with a 5-stage pipeline.

```
1 ld x1, 8(x3)
2 add x9, x10, x12
3 sub x9, x9, x5
4 add x20, x9, x1
5 ld x8, 16(x3)
6 add x15, x8, x7
7 and x24, x26, x27
```

Code Snippet 1: Instruction set for Question 6.

Data hazard detection units are added to the system.

a) Identify the hazard(s) that will occur while executing the first 5 instructions and write the respective conditions to detect the hazard(s).

12

b) Complete Table 5 to show how these instructions will be executed in the pipelined processor. Show the stalls if occur and draw arrows to show data forwarding where necessary.

(CO3) (PO2)

13

Table 5: Partial table for Question 6.b)

|     | CC1 | CC2           | CC3  | CC4 | CC5 | ***     |
|-----|-----|---------------|------|-----|-----|---------|
| ld  | IF  | ID            | EX   | MEM | WB  | • • • • |
| add |     | IF            | ID   |     |     |         |
| sub |     |               | IF   |     |     |         |
| :   | :   | :             | : 1  |     | -   | :       |
| :   |     | :             |      | :   | :   | :       |
| and |     | To the second | Hara |     |     |         |